Systemc Implementation of a Risc-Based Processor Architecture: Design and Implementation of a 16-Bit Risc-Based Processor Architecture With Systemc Language (en Inglés)
Systemc Implementation of a Risc-Based Processor Architecture: Design and Implementation of a 16-Bit Risc-Based Processor Architecture With Systemc Language (en Inglés)
Systemc Implementation of a Risc-Based Processor Architecture: Design and Implementation of a 16-Bit Risc-Based Processor Architecture With Systemc Language (en Inglés) - Salih Zengin
Origen: España
(Costos de importación incluídos en el precio)
Se enviará desde nuestra bodega entre el Jueves 27 de Junio y el Jueves 04 de Julio.
Lo recibirás en cualquier lugar de Chile entre 1 y 3 días hábiles luego del envío.
Systemc Implementation of a Risc-Based Processor Architecture: Design and Implementation of a 16-Bit Risc-Based Processor Architecture With Systemc Language (en Inglés)
Salih Zengin
Reseña del libro "Systemc Implementation of a Risc-Based Processor Architecture: Design and Implementation of a 16-Bit Risc-Based Processor Architecture With Systemc Language (en Inglés)"
Increasing the complexity of the electronic systems leads to electronic system level modeling concept supporting hardware and software co-design and co-verification environment in a single framework. SystemC, an IEEE approved electronic design standard for system design and verification processes, provides such an environment by supporting a wide range of abstraction levels from system-level to register-transfer level. In this book, two different models of a processor core, whose instruction set architecture is compatible with TI MSP430 microcontroller, are designed by employing the classical hardware modeling capability of the SystemC. With its well-designed orthogonal instruction set, elegant addressing modes, useful constant generators and flexible von-Neumann architecture, 16-bit RISC-like processor of the MSP430 microcontroller is an ideal selection for the SoC designs. Instruction set and addressing modes of the designed processors are simulated thoroughly. Moreover, original CRC programs are used to verify the processor cores. SystemC to hardware flow is also illustrated by synthesizing the ALU part of the processor into a Xilinx-based hardware.
Opiniones del libro
Josie Esteban Rodriguez CondiaLunes 17 de Julio, 2017
Compra Verificada
Buen libro y en buena condiciones. Especial para observar la arquitectura interna de un procesador y la relacion entre las instrucciones, micro-operaciones y los stage de pipeline.
No es tan bueno con la descripcion en SystemC. Requiere de conocimientos previos.